Robust Three-Metallization Back End of Line Process for 0.18 µm Embedded Ferroelectric Random Access Memory

, , , , , , , , , and

Published 21 April 2005 Copyright (c) 2005 The Japan Society of Applied Physics
, , Citation Seung-Kuk Kang et al 2005 Jpn. J. Appl. Phys. 44 2706 DOI 10.1143/JJAP.44.2706

1347-4065/44/4S/2706

Abstract

We developed ferroelectric random access memory (FRAM)-embedded smartcards in which FRAM replaces electrically erasable PROM (EEPROM) and static random access memory (SRAM) to improve the read/write cycle time and endurance of data memories during operation, in which the main time delay retardation observed in EEPROM embedded smartcards occurs because of slow data update time. EEPROM-embedded smartcards have EEPROM, ROM, and SRAM. To utilize FRAM-embedded smartcards, we should integrate submicron ferroelectric capacitors into embedded logic complementary metal oxide semiconductor (CMOS) without the degradation of the ferroelectric properties. We resolved this process issue from the viewpoint of the back end of line (BEOL) process. As a result, we realized a highly reliable sensing window for FRAM-embedded smartcards that were realized by novel integration schemes such as tungsten and barrier metal (BM) technology, multilevel encapsulating (EBL) layer scheme and optimized intermetallic dielectrics (IMD) technology.

Export citation and abstract BibTeX RIS

10.1143/JJAP.44.2706