This site uses cookies. By continuing to use this site you agree to our use of cookies. To find out more, see our Privacy and Cookies policy.

A PowerPC-based control system for the Read-Out-Driver module of the ATLAS IBL

, , , , , , , , , , , , , , , , , , , and

Published 8 February 2012 Published under licence by IOP Publishing Ltd
, , Citation G Balbi et al 2012 JINST 7 C02016 DOI 10.1088/1748-0221/7/02/C02016

1748-0221/7/02/C02016

Abstract

The ATLAS experiment at LHC planned to upgrade the existing Pixel Detector with the insertion of an innermost silicon layer, called Insertable B-layer (IBL). A new front-end ASIC has been foreseen (named FE-I4) and it will be read out with improved off-detector electronics. In particular, the new Read-Out Driver card (ROD) is a VME-based board designed to process a four-fold data throughput. Moreover, the ROD hosts the electronics devoted to control operations whose main tasks are providing setup busses to access configuration registers on several FPGAs, receiving configuration data from external PCs, managing triggers and running calibration procedures. In parallel with a backward-compatible solution with a Digital Signal Processor (DSP), a new ROD control circuitry with a PowerPC embedded into an FPGA has been implemented. In this paper the status of the PowerPC-based control system will be outlined with major focus on firmware and software development strategies.

Export citation and abstract BibTeX RIS

Please wait… references are loading.
10.1088/1748-0221/7/02/C02016