This site uses cookies. By continuing to use this site you agree to our use of cookies. To find out more, see our Privacy and Cookies policy.
Paper The following article is Open access

Low Power Sub-threshold Domino AND Gate

, , and

Published under licence by IOP Publishing Ltd
, , Citation Prashant Kumar et al 2021 J. Phys.: Conf. Ser. 1854 012031 DOI 10.1088/1742-6596/1854/1/012031

1742-6596/1854/1/012031

Abstract

A high performance digital system is the need of an hour, in the current scenario not only the area but the leakage power holds the key for the future devices. The development of handheld devices often gets restricted due to the limited power resources available in these devices. The conventional structure performs badly for these devices hence multiple design schemes like domino have surface for recent devices. The Domino logic circuits provide high speed operations in comparison to conventional structure. The problem of charge sharing, charge leakage in domino circuits results in improper output level which can be eliminated using Keeper and Pre-charge internal node technique. For achieving very low power all PMOS and NMOS transistors are conducted in sub threshold region. This paper has implemented ultra-low power Domino AND gate. Simulations has been done using Tanner 13 using 18u CMOS technology. A comparison has been carried out with different approaches available in literature and keeper circuit-based domino logic reveals least power consumption which makes it is suitable for ultra-low power devices.

Export citation and abstract BibTeX RIS

Content from this work may be used under the terms of the Creative Commons Attribution 3.0 licence. Any further distribution of this work must maintain attribution to the author(s) and the title of the work, journal citation and DOI.

Please wait… references are loading.
10.1088/1742-6596/1854/1/012031