This site uses cookies. By continuing to use this site you agree to our use of cookies. To find out more, see our Privacy and Cookies policy.

A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC

, , , , , , , , , , , , , , , , , , , , , and

Published 19 December 2016 © 2016 IOP Publishing Ltd and Sissa Medialab srl
, , International Workshop on Semiconductor Pixel Detectors for Particles and Imaging (Pixel 2016) Citation E. Monteil et al 2016 JINST 11 C12044 DOI 10.1088/1748-0221/11/12/C12044

1748-0221/11/12/C12044

Abstract

This paper describes a readout ASIC prototype designed by CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC . A 64 × 64 matrix of 50 × 50 μ m2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.9% at 3 GHz/cm2 pixel rate, 1 MHz trigger rate with 12.5 μ s latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision and the analog dead-time is below 1%. IP-blocks (DAC, ADC, BandGap, SER, sLVS-TX/RX) and very front ends are silicon proven, irradiated to 600-800Mrad.

Export citation and abstract BibTeX RIS

10.1088/1748-0221/11/12/C12044