A low-power Wave Union TDC implemented in FPGA

, and

Published 4 January 2012 Published under licence by IOP Publishing Ltd
, , Citation J Wu et al 2012 JINST 7 C01021 DOI 10.1088/1748-0221/7/01/C01021

1748-0221/7/01/C01021

Abstract

A low-power time-to-digital convertor (TDC) for an application inside a vacuum has been implemented based on the Wave Union TDC scheme in a low-cost field-programmable gate array (FPGA) device. Bench top tests have shown that a time measurement resolution better than 30 ps (standard deviation of time differences between two channels) is achieved. Special firmware design practices are taken to reduce power consumption. The measurements indicate that with 32 channels fitting in the FPGA device, the power consumption on the FPGA core voltage is approximately 9.3 mW/channel and the total power consumption including both core and I/O banks is less than 27 mW/channel.

Export citation and abstract BibTeX RIS

Please wait… references are loading.