A 4.9-GHz low power, low jitter, LC phase locked loop

Published 20 December 2010 Published under licence by IOP Publishing Ltd
, , Citation T Liu 2010 JINST 5 C12045DOI 10.1088/1748-0221/5/12/C12045

1748-0221/5/12/C12045

Abstract

This paper presents a low power, low jitter LC phase locked loop (PLL) which has been designed and fabricated in a commercial 0.25-μm Silicon-on-Sapphire CMOS technology. Random jitter and deterministic jitter of the PLL are 1.3 ps and 7.5 ps, respectively. The measured tuning range, from 4.6 to 5.0 GHz, is narrower than the expected one, from 3.8 to 5.0 GHz. The narrow tuning range issue has been investigated and traced to the first stage of the divider chain. The power consumption at the central frequency is 111 mW.

Export citation and abstractBibTeXRIS

undefined